# 2.5V / 3.3V, 6.125Gb/s 1:10 Differential Clock/Data Driver with CML Output

## Description

The NB7L111M is a low skew 1-to-10 differential clock/data driver, designed with clock/data distribution in mind. It accepts two clock/data sources into multiplexer input and reproduces ten identical CML differential outputs. This device is ideal for clock/data distribution across the backplane or a board, and redundant clock switchover applications.

The input signals can be either differential or single–ended (if the external reference voltage is provided). Differential inputs incorporate internal 50  $\Omega$  termination resistors and accept Negative ECL (NECL), Positive ECL (PECL), LVCMOS, LVTTL, CML, or LVDS (using appropriate power supplies). The differential 16 mA CML output provides matching internal 50  $\Omega$  termination, and 400 mV output swing when externally terminated 50  $\Omega$  to  $V_{CC}$ .

The NB7L111M operates from a 2.5 V  $\pm 5\%$  supply or a 3.3 V  $\pm 5\%$  supply and is guaranteed over the full industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C. This device is packaged in a low profile 8x8 mm, QFN-52 package with 0.5 mm pitch (see package dimension on the back of the datasheet).

Application notes, models, and support documentation are available at www.onsemi.com.

#### **Features**

- Maximum Input Clock Frequency > 5.5 GHz Typical
- Maximum Input Data Rate > 6.125 Gb/s Typical
- < 0.5 ps Maximum Clock RMS Jitter
- < 15 ps Maximum Data Dependent Jitter at 3.125 Gb/s
- 50 ps Typical Rise and Fall Times
- 240 ps Typical Propagation Delay
- 2 ps Typical Duty Cycle Skew
- 10 ps Typical Within Device Skew
- 15 ps Typical Device–to–Device Skew
- Operating Range:  $V_{CC} = 2.5 \text{ V} \pm 5 \text{ and } 3.3 \text{ V} \pm 5$
- 400 mV Differential CML Output Swing
- 50  $\Omega$  Internal Input and Output Termination Resistors
- Pb-Free Packages are Available\*



## ON Semiconductor®

http://onsemi.com



QFN-52 MN SUFFIX CASE 485M

#### **MARKING DIAGRAM\***

52 1 NB7L 111M AWLYYWWG

A = Assembly Site
 WL = Wafer Lot
 YY = Year
 WW = Work Week
 G = Pb-Free Package

\*For additional marking information, refer to

Application Note AND8002/D.

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 12 of this data sheet.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



**Table 1. FUNCTION TABLE** 

 $R_2$ 

50 Ω

 $50 \Omega$ 

 $50 \Omega$  SEL —

50 Ω

CLK1

CLK1

VTCLK1

VTSEL

SEL

VTSEL

| SEL  | SEL  | CLK0/CLK0 | CLK1/CLK1 |
|------|------|-----------|-----------|
| LOW  | HIGH | ON        | OFF       |
| HIGH | LOW  | OFF       | ON        |

Figure 2. Logic Diagram

 $\overline{\mathsf{Q}_5}$ 

 $\frac{Q_6}{\overline{Q_6}}$ 

 $Q_7$ 

 $\overline{\mathsf{Q}_7}$ 

 $Q_8$ 

 $\overline{\mathsf{Q}_8}$ 

 $Q_9$ 

 $\overline{\mathsf{Q}_9}$ 

**Table 2. PIN DESCRIPTION** 

| Pin                                       | Name            | I/O                                          | Description                                                                                                                                                                           |
|-------------------------------------------|-----------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15, 24, 27, 39, 42, 51                    | V <sub>CC</sub> | -                                            | Positive supply voltage. All $V_{\rm CC}$ pins must be externally connected to power supply to guarantee proper operation.                                                            |
| 1, 18, 21, 26, 30, 33,<br>36, 40, 45, 48  | V <sub>EE</sub> | -                                            | Negative supply voltage. All $V_{\text{EE}}$ pins must be externally connected to power supply to guarantee proper operation.                                                         |
| 2                                         | VTCLK0          | -                                            | Internal 50 $\Omega$ termination pin for CLK0. (Note 2)                                                                                                                               |
| 3                                         | CLK0            | LVPECL, CML,<br>LVCMOS, LVTTL,<br>LVDS Input | Non-inverted differential clock/data input 0 (Note 2).                                                                                                                                |
| 4                                         | CLK0            | LVPECL, CML,<br>LVCMOS, LVTTL,<br>LVDS Input | Inverted differential clock/data input 0 (Note 2).                                                                                                                                    |
| 5                                         | VTCLK0          | -                                            | Internal 50 $\Omega$ termination pin for $\overline{\text{CLK0}}$ . (Note 2)                                                                                                          |
| 6                                         | VTSEL           |                                              | Internal 50 $\Omega$ termination pin for SEL. (Note 2)                                                                                                                                |
| 7                                         | SEL             | LVPECL, CML,<br>LVCMOS, LVTTL,<br>LVDS Input | Non-inverted differential clock/data select input. Internal 75 k $\Omega$ to $V_{EE}$ .                                                                                               |
| 8                                         | SEL             | LVPECL, CML,<br>LVCMOS, LVTTL,<br>LVDS Input | Inverted differential clock/data select input. Internal 56 K $\Omega$ to V <sub>CC</sub> and 56 k $\Omega$ to V <sub>EE</sub> bias this pin to (V <sub>CC</sub> -V <sub>EE</sub> )/2. |
| 9                                         | VTSEL           | LVPECL, CML,<br>LVCMOS, LVTTL,<br>LVDS Input | Internal 50 $\Omega$ termination pin for $\overline{\text{SEL}}$ . (Note 2)                                                                                                           |
| 10                                        | VTCLK1          | -                                            | Internal 50 $\Omega$ termination pin for CLK1. (Note 2)                                                                                                                               |
| 11                                        | CLK1            | LVPECL, CML,<br>LVCMOS, LVTTL,<br>LVDS Input | Non-inverted differential clock/data input 1 (Note 2).                                                                                                                                |
| 12                                        | CLK1            | LVPECL, CML,<br>LVCMOS, LVTTL,<br>LVDS Input | Inverted differential clock/data input 1 (Note 2).                                                                                                                                    |
| 13                                        | VTCLK1          | -                                            | Internal 50 $\Omega$ termination pin for $\overline{\text{CLK1}}$ . (Note 2)                                                                                                          |
| 14, 25, 41, 52                            | NC              | -                                            |                                                                                                                                                                                       |
| 17, 20, 23, 29, 32, 35,<br>38, 44, 47, 50 | Q[0-9]          | CML Outputs                                  | Non–inverted CML outputs [0–9] with internal 50 $\Omega$ source termination resistor (Note 1).                                                                                        |
| 16, 19, 22, 28, 31, 34,<br>37, 43, 46, 49 | Q[0-9]          | CML Outputs                                  | Inverted CML outputs [0–9] with internal 50 $\Omega$ source termination resistor (Note 1).                                                                                            |
| EP                                        | -               | -                                            | Exposed Pad (EP). The thermally exposed pad on package bottom (see case drawing) must be attached to a heat-sinking conduit on the printed circuit board.                             |

CML output requires 50 Ω receiver termination resistor to V<sub>CC</sub> for proper operation.
 In the differential configuration when the input termination pin (VTCLK, VTCLK) are connected to a common termination voltage or left open, and if no signal is applied on CLK and CLK then the device will be susceptible to self–oscillation.

**Table 3. ATTRIBUTES** 

| Characteris                                            | Value                             |            |             |  |
|--------------------------------------------------------|-----------------------------------|------------|-------------|--|
| Input Default State Resistors                          | R1, R3<br>R2                      |            | kΩ<br>kΩ    |  |
| ESD Protection                                         | Human Body Model<br>Machine Model |            | 00 V<br>0 V |  |
| Moisture Sensitivity (Note 3)                          |                                   | Pb Pkg     | Pb-Free Pkg |  |
|                                                        | QFN-52                            | Level 2    | Level 1     |  |
| Flammability Rating                                    | UL 94 V-0                         | @ 0.125 in |             |  |
| Transistor Count                                       | 30                                | 39         |             |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                                   |            |             |  |

<sup>3.</sup> For additional information, see Application Note AND8003/D.

Table 4. MAXIMUM RATINGS (Note 4)

| Symbol            | Parameter                                          | Condition 1                                                                              | Condition 2                 | Rating                                    | Unit         |
|-------------------|----------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------------|--------------|
| V <sub>CC</sub>   | Positive Power Supply                              | V <sub>EE</sub> = 0 V                                                                    |                             | 3.6                                       | V            |
| VI                | Input Voltage                                      | V <sub>EE</sub> = 0 V                                                                    | $V_{EE} \le V_I \le V_{CC}$ | 3.6                                       | V            |
| V <sub>INPP</sub> | Differential Input Voltage  CLK - CLK              | $\begin{array}{c} V_{CC} - V_{EE} \geq 2.8 \ V \\ V_{CC} - V_{EE} < 2.8 \ V \end{array}$ |                             | 2.8<br> V <sub>CC</sub> – V <sub>EE</sub> | V<br>V       |
| l <sub>in</sub>   | Input Current Through $R_T$ (50 $\Omega$ Resistor) | Continuous<br>Surge                                                                      |                             | 25<br>50                                  | mA<br>mA     |
| I <sub>out</sub>  | Output Current                                     | Continuous<br>Surge                                                                      |                             | 25<br>50                                  | mA<br>mA     |
| T <sub>A</sub>    | Operating Temperature Range                        | QFN52                                                                                    |                             | -40 to +85                                | °C           |
| T <sub>stg</sub>  | Storage Temperature Range                          |                                                                                          |                             | -65 to +150                               | °C           |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient) (Note 5)  | 0 lfpm<br>500 lfpm                                                                       | QFN52                       | 25<br>19.6                                | °C/W<br>°C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)              | 1S2P (Note 8)                                                                            | QFN52                       | 21                                        | °C/W         |
| T <sub>sol</sub>  | Wave Solder Pb-Free                                |                                                                                          |                             | 265<br>265                                | °C           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

4. Maximum Ratings are those values beyond which device damage may occur.

5. JEDEC standard multilayer board – 1S2P (1 signal, 2 power).

| Symbol            | Characteristic                                                                                                                                                               | Min                                            | Тур                                            | Max                                            | Unit |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|------|
| I <sub>CC</sub>   | Power Supply Current (Inputs and Outputs Open) $ \begin{array}{c} V_{CC} = 2.375 \text{ V to } 2.625 \text{ V} \\ V_{CC} = 3.135 \text{ V to } 3.465 \text{ V} \end{array} $ | 255<br>270                                     | 290<br>305                                     | 325<br>340                                     | mA   |
| V <sub>OH</sub>   | Output HIGH Voltage (Notes 6 and 7)                                                                                                                                          | V <sub>CC</sub> - 40                           | V <sub>CC</sub> - 20                           | V <sub>CC</sub>                                | mV   |
| V <sub>OL</sub>   | Output LOW Voltage (Notes 6 and 7) $ V_{CC} = 2.375 \text{ V to } 2.625 \text{ V } \\ V_{CC} = 3.135 \text{ V to } 3.465 \text{ V} $                                         | V <sub>CC</sub> - 440<br>V <sub>CC</sub> - 490 | V <sub>CC</sub> - 350<br>V <sub>CC</sub> - 400 | V <sub>CC</sub> – 290<br>V <sub>CC</sub> – 340 | mV   |
| DIFFERE           | NTIAL INPUT DRIVEN SINGLE-ENDED (See Figures 13 and 15)                                                                                                                      |                                                |                                                |                                                |      |
| $V_{th}$          | Input Threshold Reference Voltage Range (Note 8)                                                                                                                             | 1125                                           |                                                | V <sub>CC</sub> – 75                           | mV   |
| V <sub>IH</sub>   | Single-ended Input HIGH Voltage (Note 7)                                                                                                                                     | V <sub>th</sub> + 75                           |                                                | V <sub>CC</sub>                                | mV   |
| $V_{IL}$          | Single-ended Input LOW Voltage (Note 7)                                                                                                                                      |                                                |                                                | V <sub>CC</sub> – 150                          | mV   |
| DIFFERE           | NTIAL INPUTS DRIVEN DIFFERENTIALLY (See Figures 14 and 16)                                                                                                                   | •                                              | •                                              |                                                |      |
| $V_{IHD}$         | Differential Input HIGH Voltage                                                                                                                                              | 1200                                           |                                                | V <sub>CC</sub>                                | mV   |
| V <sub>ILD</sub>  | Differential Input LOW Voltage                                                                                                                                               | V <sub>EE</sub>                                |                                                | V <sub>CC</sub> – 75                           | mV   |
| $V_{\text{CMR}}$  | Input Common Mode Range (Differential Configuration) (Note 9)                                                                                                                | 1163                                           |                                                | V <sub>CC</sub> – 37                           | mV   |
| $V_{\text{ID}}$   | Differential Input Voltage (V <sub>IHD</sub> - V <sub>ILD</sub> )                                                                                                            | 75                                             |                                                | 2500                                           | mV   |
| l <sub>IH</sub>   | Input HIGH Current CLK[0-1]/CLK[0-1] (Termination Pins Open) SEL/SEL                                                                                                         | -100<br>-150                                   | 5                                              | 100<br>150                                     | μΑ   |
| I <sub>IL</sub>   | Input LOW Current CLK[0-1]/CLK[0-1] (Termination Pins Open) SEL/SEL                                                                                                          | -100<br>-150                                   | 5                                              | 100<br>150                                     | μΑ   |
| R <sub>TIN</sub>  | Internal Input Termination Resistor                                                                                                                                          | 45                                             | 50                                             | 55                                             | Ω    |
| R <sub>TOUT</sub> | Internal Output Termination Resistor                                                                                                                                         | 45                                             | 50                                             | 55                                             | Ω    |
| R <sub>Temp</sub> | Internal I/O Termination Resistor Temperature Coefficient                                                                                                                    |                                                | -3.75                                          |                                                | mΩ/C |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 6. CML outputs require 50  $\Omega$  receiver termination resistors to  $V_{\mbox{\footnotesize{CC}}}$  for proper operation.
- 7. Input and output parameters vary 1:1 with  $V_{CC}$ .
- 8. V<sub>th</sub> is applied to the complementary input when operating in single-ended mode.
- 9.  $V_{CMR}(MIN)$  varies 1:1 with  $V_{EE}$ ,  $V_{CMR}(MAX)$  varies 1:1 with  $V_{CC}$ .

Table 6. AC CHARACTERISTICS  $V_{CC} = 2.375 \text{ V}$  to 2.625 V and 3.135 V to 3.465 V,  $V_{EE} = 0 \text{ V}$ ; (Note 10)

|                                        |                                                                                                                                                                                                                                                                                            | -40°C                    |                          | 25°C                         |                          |                             | 85°C                         |                          |                             |                              |      |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|------------------------------|--------------------------|-----------------------------|------------------------------|--------------------------|-----------------------------|------------------------------|------|
| Symbol                                 | Characteristic                                                                                                                                                                                                                                                                             | Min                      | Тур                      | Max                          | Min                      | Тур                         | Max                          | Min                      | Тур                         | Max                          | Unit |
| V <sub>OUTPP</sub>                     | Output Voltage Amplitude (@ $V_{inppmin}$ ) (See Figures 3, 4, 5, and 6) $V_{CC} = 2.375 \text{ V to } 2.625 \text{ V}$ $f_{in} \leq 3 \text{ GHz}$ $f_{in} \leq 5.5 \text{ GHz}$ $V_{CC} = 3.135 \text{ V to } 3.465 \text{ V}$ $f_{in} \leq 3 \text{ GHz}$ $f_{in} \leq 5.5 \text{ GHz}$ | 240<br>115<br>250<br>130 | 330<br>220<br>350<br>250 |                              | 240<br>115<br>250<br>130 | 330<br>220<br>350<br>250    |                              | 240<br>115<br>250<br>130 | 330<br>220<br>350<br>250    |                              | mV   |
| f <sub>DATA</sub>                      | Maximum Operating Data Rate                                                                                                                                                                                                                                                                | 5                        | 6                        |                              | 5                        | 6                           |                              | 5                        | 6                           |                              | Gb/s |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Differential Input-to-Output Propagation Delay @ 1 GHz (See Figures 7 and 11) CLK-Q SEL-Q                                                                                                                                                                                                  | 200<br>290               | 240<br>340               | 280<br>390                   | 200<br>290               | 240<br>340                  | 280<br>390                   | 200<br>290               | 240<br>340                  | 280<br>390                   | ps   |
| t <sub>SKEW</sub>                      | Duty Cycle Skew (Note 11) Within Device Skew Device-to-Device Skew (Note 15)                                                                                                                                                                                                               |                          | 2<br>10<br>15            | 15<br>20<br>80               |                          | 2<br>10<br>15               | 15<br>20<br>80               |                          | 2<br>10<br>15               | 15<br>20<br>80               | ps   |
| <b>V</b> ITTER                         | RMS Random Clock Jitter (Note 13) $f_{in} = 3 \text{ GHz} \\ f_{in} = 5.5 \text{ GHz}$ Peak-to-Peak Data Dependent Jitter (Note 14) $f_{DATA} = 3.125 \text{ Gb/s}$ $f_{DATA} = 5 \text{ Gb/s}$ $f_{DATA} = 6.125 \text{ Gb/s}$                                                            |                          | 0.2<br>0.2<br>6<br>15    | 0.5<br>0.5<br>15<br>25<br>25 |                          | 0.2<br>0.2<br>6<br>15<br>15 | 0.5<br>0.5<br>15<br>25<br>25 |                          | 0.2<br>0.2<br>6<br>15<br>15 | 0.5<br>0.5<br>15<br>25<br>25 | ps   |
| V <sub>INPP</sub>                      | Input Voltage Swing/Sensitivity<br>(Differential Configuration)<br>(Note 12 and Figures 3, 4, 5, and 6)                                                                                                                                                                                    | 75                       | 400                      | 2500                         | 75                       | 400                         | 2500                         | 75                       | 400                         | 2500                         | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times @ 1 GHz (20% - 80%)                                                                                                                                                                                                                                                 |                          | 50                       | 75                           |                          | 50                          | 75                           |                          | 50                          | 75                           | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

<sup>10.</sup> Measured by forcing  $V_{INPP}(MIN)$  from a 50% duty cycle clock source. All loading with an external  $R_L = 50 \Omega$  to  $V_{CC}$ . Input edge rates 40 ps (20% – 80%).

<sup>11.</sup> Duty cycle skew is measured between differential outputs using the deviations of the sum of Tpw– and Tpw+ @ 1 GHz.

<sup>12.</sup> V<sub>INPP</sub>(MAX) cannot exceed V<sub>CC</sub> – V<sub>EE</sub>. Input voltage swing is a single–ended measurement operating in differential mode.

<sup>13.</sup> Additive RMS jitter with 50% duty cycle clock signal.

<sup>14.</sup> Additive peak-to-peak data dependent jitter with input NRZ data at PRBS 2<sup>23</sup>-1.

<sup>15.</sup> Device-to-device skew is measured between outputs under identical transition and conditions @ 1 GHz.



Figure 3. Output Voltage Amplitude vs. Input Clock Frequency and Temperature (V<sub>inpp</sub> = 400 mV; V<sub>CC</sub> = 3.3 V)



Figure 4. Output Voltage Amplitude vs. Input Clock Frequency and Temperature (V<sub>inpp</sub> = 75 mV; V<sub>CC</sub> = 3.3 V)



Figure 5. Output Voltage Amplitude vs. Input Clock Frequency and Temperature (V<sub>inpp</sub> = 400 mV; V<sub>CC</sub> = 2.5 V)



Figure 6. Output Voltage Amplitude vs. Input Clock Frequency and Temperature (V<sub>inpp</sub> = 75 mV; V<sub>CC</sub> = 2.5 V)



Figure 7. Propagation Delay versus Temperature



Figure 8. Typical Output Waveform at 3.125 Gb/s with PRBS  $2^{23}$ -1 ( $V_{inpp}$  = 75 mV-left and 400 mV-right)



Figure 9. Typical Output Waveform at 5 Gb/s with PRBS  $2^{23}$ -1 ( $V_{inpp}$ =75 mV-left and 400 mV-right)



Figure 10. Typical Output Waveform at 6.125 Gb/s with PRBS  $2^{23}$ –1 ( $V_{inpp}$  = 75 mV–left and 400 mV–right)



Figure 11. AC Reference Measurement



Figure 12. Typical Termination for 16 mA Output Drive and Device Evaluation



Figure 13. Differential Input Driven Single-Ended



Figure 14. Differential Inputs Driven Differentially



Figure 15. V<sub>th</sub> Diagram



Figure 16. V<sub>CMR</sub> Diagram



Figure 17. CML Output Structure

Table 7. Interfacing Options

| INTERFACING OPTIONS | CONNECTIONS                                                                                                                                                 |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CML                 | Connect VTCLK0, VTCLK1, VTCLK1, VTSEL, VTSEL to VCC                                                                                                         |  |
| LVDS                | Connect VTCLK0, VTCLK0 together for CLK0 input; Connect VTCLK1, VTCLK1 together for CLK1 input; Connect VTSEL, VTSEL together for SEL control input.        |  |
| AC-COUPLED          | Bias VTCLK0, VTCLK0, VTSEL, VTSEL and VTCLK1, VTCLK1 inputs within (VCMR) Common Mode Range.                                                                |  |
| RSECL, LVPECL       | Standard ECL termination techniques. See AND8020.                                                                                                           |  |
| LVTTL, LVCMOS       | An external voltage should be applied to the unused complementary differential input. Nominal voltage 1.5 V for LVTTL and $V_{\rm CC}/2$ for LVCMOS inputs. |  |

## **Application Information**

All NB7L111M inputs can accept LVPECL, CML, LVTTL, LVCMOS and LVDS signal levels. The limitations for differential input signal (LVDS, PECL, or CML) are minimum input swing of 75 mV $_{PP}$  and the maximum input

swing of 2500 mV<sub>PP</sub>. Within these differential conditions, the input HIGH voltage can range from V<sub>CC</sub> to 1.2 V. Examples of interfaces are illustrated below in a 50  $\Omega$  environment (Z = 50  $\Omega$ ).



Figure 18. CML to CML Interface



Figure 19. PECL to CML Receiver Interface



Figure 20. LVDS to CML Receiver Interface



## **ORDERING INFORMATION**

| Device        | Package             | Shipping <sup>†</sup> |
|---------------|---------------------|-----------------------|
| NB7L111MMN    | QFN-52              | 260 Units / Tray      |
| NB7L111MMNG   | QFN-52<br>(Pb-Free) | 260 Units / Tray      |
| NB7L111MMNR2  | QFN-52              | 2000 / Tape & Reel    |
| NB7L111MMNR2G | QFN-52<br>(Pb-Free) | 2000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING
- PER ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION:
- MILLIMETERS
  3. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL.
- 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 0.80        | 1.00 |  |  |
| A1  | 0.00        | 0.05 |  |  |
| A2  | 0.60        | 0.80 |  |  |
| A3  | 0.20        | REF  |  |  |
| b   | 0.18        | 0.30 |  |  |
| D   | 8.00        | BSC  |  |  |
| D2  | 6.50        | 6.80 |  |  |
| E   | 8.00        | BSC  |  |  |
| E2  | 6.50        | 6.80 |  |  |
| е   | 0.50        | BSC  |  |  |
| K   | 0.20        |      |  |  |
| L   | 0.30        | 0.50 |  |  |

GigaComm is a trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and IIII are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of fits products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative